-
Notifications
You must be signed in to change notification settings - Fork 0
/
Copy pathuaddsub32.vhd
57 lines (51 loc) · 1.7 KB
/
uaddsub32.vhd
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
----------------------------------------------------------------------------------
-- Company:
-- Engineer:
--
-- Create Date: 21:42:04 10/05/2013
-- Design Name:
-- Module Name: uaddsub32 - Behavioral
-- Project Name:
-- Target Devices:
-- Tool versions:
-- Description:
--
-- Dependencies:
--
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
--
----------------------------------------------------------------------------------
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
use IEEE.NUMERIC_STD.ALL;
-- Uncomment the following library declaration if instantiating
-- any Xilinx primitives in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity uaddsub32 is
Port ( operand1 : in STD_LOGIC_VECTOR(31 downto 0);
operand2 : in STD_LOGIC_VECTOR(31 downto 0);
isadd : in std_logic;
result : out STD_LOGIC_VECTOR(31 downto 0);
overflow : out STD_LOGIC);
end uaddsub32;
architecture Behavioral of uaddsub32 is
component uadder32 is
Port ( operand1 : in STD_LOGIC_VECTOR(31 downto 0);
operand2 : in STD_LOGIC_VECTOR(31 downto 0);
result : out STD_LOGIC_VECTOR(31 downto 0);
overflow : out STD_LOGIC);
end component;
signal newOperand2 : std_logic_vector(31 downto 0);
signal newOverflow :std_logic;
begin
newOperand2 <= operand2 when isadd = '1' else
std_logic_vector(unsigned(not(operand2)) + 1);
uadd32: uadder32 port map (operand1 => operand1, operand2 => newOperand2, result=> result, overflow => newOverflow);
overflow <= '0' when isadd= '0' else
newOverflow;
end Behavioral;